Part Number Hot Search : 
RF200 W0478B SA130 SBB4089Z 2SD526R 2SA186 AD813 B160A
Product Description
Full Text Search
 

To Download STA510D Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 STA510D
60V 5A POWER FULL BRIDGE
PRODUCT PREVIEW
s
MINIMUM INPUT OUTPUT PULSE WIDTH DISTORTION 150m RdsON NDMOS OUTPUT STAGE CMOS COMPATIBLE LOGIC INPUTS THERMAL PROTECTION WARNING OUTPUT: THERMAL, OVERLOAD UNDER VOLTAGE PROTECTION ON VREG OVERVOLTAGE PROTECTION TWO LEVELS CURRENT PROTECTION
MULTIPOWER BCD TECHNOLOGY
s s s s s s s
PowerSO36 (Slug-up) ORDERING NUMBER: STA510D
DESCRIPTION STA510D is a monolithic full bridge stage in Multipower BCD Technology. The device is particularly designed to make the output stage of classD audio amplifier capable to deliver 100W undistorted output power on 8 load. The input pins have threshold proportional to VIbias pin voltage. The commutation speed of the output stage is settable with an extenal resistor (Curref pin) to choice for each application the best compromise of THD versus EMI and current AUDIO APPLICATION CIRCUIT
spikes. The overcurrent protection works in two steps, the first one, at a lower value limits the current terminating the pulse (independently to the input) when the current in the power output MOS reaches a first threshold: it is aimed to act in case of overload and its effect is to stabilize the mean current in the load to a limit value. The second step shuts down completely the device and restarts the power on sequence if the current reaches a second (higher) threshold: it is aimed to act in case of short circuit, when the first limitation can fail.
GND
10
22 19,20 Q1 + DRIVER L Q3 24 23 28 25 26 33 35,36 Q2 32 DRIVER R REGULATOR Q4 31
BOOTL VCCL
C3 100nF VCC
INL +3.3V VIBIAS PWRDN FAULT R2 10K C1 100nF WARNING INR VSS
15 6 14 16 17 PROTECTIONS & LOGIC 13 4 5
C15 100nF OUTL OUTL SUB PWGNDL PWGNDL BOOTR VCCR C16 100nF OUTR OUTR
C12 1F L1 22H
C11 1000F
R1 10K
TRISTATE
R4 20 C5 330pF R5 6
C6 100nF C7 100nF C10 470nF 8
C4 100nF
C13 1F
R6 6
C8 100nF C9 100nF
VREGBOOT VCC_REG VREG C2 470nF R3 48K
21 3 34
L2 22H
CURREF
2
30 29
PWGNDR PWGNDR
D03AU1520
July 2003
This is preliminary information on a new product now in development. Details are subject to change without notice.
1/7
STA510D
PIN FUNCTION
N 1, 7, 8, 9, 11, 12, 18, 27 2 3 4 5 6 10 13 14 15 16 17 19, 20 21 22 23, 24 25, 26 28 29, 30 31, 32 33 34 35, 36 Pin N.C. CURREF VCC_REG INR VSS VIBIAS GND WARNING PWRDN INL FAULT TRISTATE VCCL VREG_BOOT BOOTL OUTL PWRGNDL SUB PWRGNDR OUTR BOOTR VREG VCCR Not Connected Resistor for commutation speed setting Positive power supply for the regulator Input right arm Input logic ground High logic state setting voltage Signal ground Warning advisor St-by input pin Input left arm Fault adviosor Hi-Z input pin Positive power supply left arm VREG input for bootstrap charging Bootstrap cap. left arm Output left arm Power GND left arm Substrate (plug near powers) Power GND right arm Output right arm Bootstrap cap. right arm Regulator output (for filtering) Positive power supply right arm Description
FUNCTIONAL PIN STATUS
PIN NAME FAULT FAULT* TRI-STATE TRI-STATE PWRDN PWRDN WARNING WARNING* Logical value 0 1 0 1 0 1 0 1 IC -STATUS Fault detected (Short circuit, or Thermal ..) Normal Operation All powers in Hi-Z state Normal operation Low absorpion Normal operation Temperature of the IC =130C; overload Normal operation
* : The pin is open collector. To have the high logic value, it needs to be pulled up by a resistor.
2/7
STA510D
PIN CONNECTION
VCCR VCCR VREG BOOTR OUTR OUTR PWRGNDR PWRGNDR SUB N.C. PWRGNDL PWRGNDL OUTL OUTL BOOTL VREG_BOOT VCCL VCCL 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 20 19
D03AU1521
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18
N.C. CURREF VCC_REG INR VSS VIBIAS N.C. N.C. N.C. GND N.C. N.C. WARNING PWRDN INL FAULT TRISTATE N.C.
ABSOLUTE MAXIMUM RATINGS
Symbol VCE Vmax VREG vod Top Tstg, Tj Parameter DC Supply Voltage (VCCR, VCCL, VCC_REG) Logic Voltage (INL, INR, VIBIAS, TRISTATE, PWRDN) Regulator Voltage (VREG, VREG_BOOT, CURREF) Voltage on Open Drain Pins (WARNING, FAULT) Operating Temperature Range Storage and Junction Temperature Value 60 5.5* 8 60 0 to 70 -40 to 150 Unit V V V V C C
*: referred to VSS
THERMAL DATA
Symbol Tj-case TjSD Twarn thSD Parameter Thermal Resistance Junction to Case (thermal pad) Thermal shut-down junction temperature Thermal warning temperature Thermal shut-down hysteresis 150 130 25 Min. Typ. Max. 2.5 Unit C/W C C C
ELECTRICAL CHARACTERISTCS (VIbias = 3.3V; Vcc = 45V; Tamb = 25C unless otherwise specified referred to "AUDIO APPLICATION CIRCUIT" pag. 1)
Symbol RdsON Idss GNH GNL Dt-s Dt-d Parameter Power Nchannel MOSFET RdsON Id=1A; Power Nchannel leakage Idss Power Nchannel RdsON Matching Id = 1A; High Right with High Left Power Nchannel RdsON Matching Id = 1A; Low Right with Low Left Low current Dead Time (static) see test circuit in fig. 1 High current Dead Time (dinamic) Id = 5A; see fig 3 95 95 20 40 40 80 Test conditions Min. Typ. 0.15 TBD Max. 0.20 Unit A % % ns ns
3/7
STA510D
ELECTRICAL CHARACTERISTCS (continued)
Symbol td ON td OFF tr tf VCC VIN-H VIN-L IIN-H IIN-L VL VH IVCCPWRDN IVCC-hiz IVCC Parameter Turn-on delay time Turn-off delay time Rise time Fall time Supply voltage operating range High level input voltage Low level input voltage Hi level Input current Low level input current Low logical state voltage (pin PWRDN, TRISTATE) High logical state voltage (pin PWRDN, TRISTATE) Supply current from Vcc in Power Down Supply current from Vcc in Tristate Supply current from Vcc in operation Pin voltage = VIbias Pin voltage = 0.3V Ibias = 3.3V Ibias = 3.3V Ibias = 3.3V PWRDN = 0; TRISTATE = 0 PWRDN = 1; Tri-state=0; No LOAD Input pulse width = 50% Duty; Switching Frequency = 384Khz; No LC filters; 6 7 0.8 35 1 1.9 0.25 TBD 100 2.2 Test conditions Resistive load Resistive load; Resistive load; Resistive load; 11 Min. Typ. Max. 100 100 50 50 55 VIbias/2 VIbias/2 +150mV +300mV VIbias/2 VIbias/2 -300mV -130mV 1 1 Unit ns ns ns ns V V V A A A V V mA mA mA
IPWRDN-H Hi level PWRDN pin input current
Ilim Isc VUV VOV VDROP
Current Limit (Overload) Short circuit current threshold Undervoltage protection threshold on VREG Overvoltage protection threshold on VCC Dropout from VCC to VREG
7 8 7
8 9
A A V V V
55
60 4
LOGIC TRUTH TABLE (see fig. 2)
TRI-STATE 0 1 1 1 1 INL x 0 0 1 1 INR x 0 1 0 1 HSL (Q1) OFF OFF OFF ON ON HSR (Q2) OFF OFF ON OFF ON LSL (Q3) OFF ON ON OFF OFF LSR (Q4) OFF ON OFF ON OFF OUTPUT MODE Hi-Z DUMP NEGATIVE POSITIVE Not used
4/7
STA510D
Figure 1. Test Circuit.
OUTx Vcc (3/4)Vcc Dt_s = Low current dead time = MAX(DTr,DTf) (1/2)Vcc (1/4)Vcc +Vcc t Duty cycle = 50% OUTx DTr DTf
INx
R 8
+ -
vdc = Vcc/2
gnd
D03AU1507
Figure 2.
+VCC
Q1 INL OUTL
Q2 OUTR INR
Q3
Q4
GND
D03AU1456
Figure 3.
Dt_d = High Current Dead time for Bridge application = ABS(DTout(L)-DTin(L))+ABS(DTOUT(R)-DTin(R)) +VCC Duty cycle=A Duty cycle=B
DTout(L) Q1 Q2 Rload=8 22H 22H DTout(R) OUTR
DTin(A) INL
OUTL Iout=5A Q3
DTin(R) INR
Iout=5A Q4
470nF
470nF
470nF
Duty cycle A and B: Fixed to have DC output current of 5A in the direction shown in figure
D03AU1457
5/7
STA510D
mm TYP. inch TYP.
DIM. A A2 A4 A5 a1 b c D D1 D2 E E1 E2 E3 E4 e e3 G H h L N s
MIN. 3.25 0.8
MAX. 3.5 3.3 1 0.075 0.38 0.32 16 9.8
MIN. 0.128 0.031
MAX. 0.138 0.13 0.039 0.003 0.015 0.012 0.630 0.38
OUTLINE AND MECHANICAL DATA
0.2 0 0.22 0.23 15.8 9.4 1 13.9 10.9 5.8 2.9 0.65 11.05 0 15.5 0.8 0.075 0 15.9 0.61 1.1 1.1 0.031 10 (max) 8 (max) 14.5 11.1 2.9 6.2 3.2 0.547 0.429 0.228 0.114 0 0.008 0.009 0.622 0.37
0.008
0.039 0.57 0.437 0.114 0.244 1.259 0.026 0.435 0.003 0.625 0.043 0.043
PowerSO36 (SLUG UP)
(1) "D and E1" do not include mold flash or protusions. Mold flash or protusions shall not exceed 0.15mm (0.006") (2) No intrusion allowed inwards the leads.
7183931
6/7
STA510D
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics 2003 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com
(R)
DDX is a trademark of Apogee tecnology inc.
7/7


▲Up To Search▲   

 
Price & Availability of STA510D

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X